# ECE 545 Project Type 2

# To be done individually The same for all students pursuing projects of Type 2

# Mini-Project 1 due Saturday, November 18, 2023, 11:59 PM

#### The XTEA cipher unit is described below using its

- A. pseudocode
- B. interface diagram and table of input/output ports
- C. protocol
- D. block diagram
- E. interface with the division into the Datapath and Controller
- F. ASM chart

#### A. Pseudocode

An input message block M has  $2 \cdot w$  bits (where w is a parameter of the cipher). The corresponding ciphertext block (i.e., encrypted message block) also has  $2 \cdot w$  bits.

The algorithm performs the following operations to encrypt a message block M:

```
Split M into two equal parts V0, V1 each of the size of \boldsymbol{w} bits
```

```
SUM = 0
for j= 1 to r do
      W00 = ((V1 << 4) \oplus (V1 >> 5)) + V1
      W01 = SUM + KEY[SUM mod 4]
      T0 = W00 \oplus W01
      V0' = V0 + T0
      SUM' = SUM + DELTA
      W10 = ((V0' << 4) \oplus (V0' >> 5)) + V0'
      W11 = SUM' + KEY[(SUM'>>11) \mod 4]
      T1 = W10 \oplus W11
      V1' = V1 + T1
      SUM = SUM'
      v0 = v0'
      V1 = V1'
 }
C = V0 \mid \mid V1
```

## Notation:

V0, V1, V0', V1', W00, W01, W10, W11, T0, T1, SUM, SUM' = w-bit variables DELTA = a w-bit constant K[0], K[1], K[2], K[3] = a set of 4 round keys; each round key is a w-bit variable

 $\oplus$  = an XOR of two *w*-bit words

+ = unsigned addition mod 2<sup>w</sup>

 $A \ll k = logic shift left by k positions$ 

 $A \gg k = logic shift right by k positions$ 

 $A \parallel B = concatenation of A and B.$ 

Please note that the algorithm has two parameters:

- r = number of rounds (e.g., 64)
- $w = \text{word size (always a power of 2, e.g., } w = 2^5 = 32)$

These parameters should be treated as constants.

## B. Interface diagram and table of inputs/outputs

Assume the following interface to your circuit:



| Port     | Width | Meaning                                                        |
|----------|-------|----------------------------------------------------------------|
| clk      | 1     | System clock.                                                  |
| reset    | 1     | System reset – clears internal registers.                      |
| M        | 2w    | Message block.                                                 |
| write_M  | 1     | Synchronous write control signal for the message block M.      |
|          |       | After the block M is written to the XTEA unit, the encryption  |
|          |       | of M starts automatically.                                     |
| Ki       | w     | Round key K[i] loaded to the internal storage.                 |
| write_Ki | 1     | Synchronous write control signal for the round key K[i].       |
| i        | 2     | Index of the round key K[i] loaded using input Ki.             |
| С        | 2w    | Ciphertext block = Encrypted block M.                          |
| Done     | 1     | Asserted when ciphertext is ready and available at the output. |

#### C. Protocol

An external circuit first loads all round keys K[0], K[1], K[2], K[3] to the internal storage of the XTEA unit.

Loading of round keys is performed using inputs: Ki, i, write Ki, clk.

Then, the external circuit loads a message block M to the XTEA unit, using inputs: M, write M, clk.

After a message block M is loaded to the XTEA unit, the encryption starts automatically.

When the encryption of each block is completed, signal Done becomes active for one clock cycle, and the output C changes to the new value of the ciphertext. The next message block, M, can be loaded to the circuit one clock cycle later.

The output C keeps the last value of the ciphertext at the output until the next encryption is completed. Before the first encryption is completed, this output should be equal to zero.

# D. Block diagram

## Main loop:



## **Output logic and j-counter:**



# E. Interface with the division into the Datapath and Controller



#### F. ASM Chart



#### **Tasks & Assumptions:**

#### Task 1:

Develop RTL VHDL code closely matching the design of the following units of XTEA

- a) Datapath
- b) Controller
- c) Top-Level.

Before you start coding, review the ECE 545 Project Recommendations available at <a href="https://people-ece.vse.gmu.edu/coursewebpages/ECE/ECE545/F23/project/ECE545">https://people-ece.vse.gmu.edu/coursewebpages/ECE/ECE545/F23/project/ECE545</a> Project Recommendations.pdf

Make sure that your code is fully synthesizable by performing synthesis targeting the following FPGA device:

Family: Artix-7
Device: xc7a12t
Package: csg325

Speed: -3

Full name: xc7a12tcsg325-3

Eliminate all synthesis errors and minimize the number of synthesis warnings.

#### Task 2:

Generate all intermediate results (such as W00, W01, T0, etc.) for the following choice of parameters and inputs:

```
w = 16

r = 3

DELTA = 0x800A

M = 0xFFFF0000

K[0] = 0xABCD

K[1] = 0xCCCC

K[2] = 0x6666

K[3] = 0xFEDC
```

Hint: You can do it by either

a) performing all operations by hand

or

b) modifying the C implementation of XTEA, available at <a href="https://en.wikipedia.org/wiki/XTEA">https://en.wikipedia.org/wiki/XTEA</a>.

Do it in such a way that this implementation

- supports parameter and input values listed above
- prints all intermediate and final results in hexadecimal notation.

# Task 3:

Write a simple testbench and debug your entire code so that the behavioral simulation generates the same intermediate and final results as those obtained in Task 2. Take screenshots of timing waveforms demonstrating the correct operation of the circuit.

#### Task 4:

Perform the synthesis and implementation of your fully debugged code targeting the same FPGA device as in Task 1. If needed, address all synthesis and implementation errors. Do your best to minimize the number of warnings.

Please use a binary search to determine the approximate maximum clock frequency of your implementation. Start from any two target clock frequencies for which the WNS (Worst Negative Slack) values have the opposite signs and end with two frequencies with the same feature that are no more than 25 MHz apart.

#### Task 5:

Verify the operation of your circuit using post-synthesis timing simulation at the maximum clock frequency determined in Task 4. Take screenshots of timing waveforms demonstrating the correct operation of the circuit.

#### **Deliverables:**

- 1. Synthesizable source code developed in Task 1 (only VHDL files; please do not submit any other files constituting the project).
- 2. All intermediate and final results generated in Task 2 (in the form of the .txt or .pdf files).
- 3. Testbench and test vector files developed in Task 3. (only VHDL files and test vector files in the ASCII text format)
- 4. Report containing at least the following information:
  - A. Results of verification performed in Tasks 3 and 5, including screenshots of timing waveforms demonstrating the correct operation of the circuit.
  - B. For each of your synthesis & implementation runs, please determine and include in the report the following values obtained in Task 4:
    - a. Resource Utilization (LUTs, FFs, BRAMs, DSPs)
    - b. Target Clock Period [ns]
    - c. Target Clock Frequency [MHz]
    - d. WNS (Worst Negative Slack) [ns]
    - e. TNS (Total Negative Slack) [ns].